Cadence Design Systems, Inc. announced the achievement of several key milestones in its ongoing strategic partnership with Intel Foundry. Furthering the companies? collaboration on 3D-IC enablement, EDA flows and IP development across multiple Intel process nodes, beginning with Intel 18A Cadence announced the availability of a complete Embedded Multi-die Interconnect Bridge (EMIB) 2.5D advanced packaging flow, enhancements to the Intel 18A digital and custom/analog flows, a wide-ranging IP portfolio and the corresponding process design kits (PDKs) across various process nodes.

Key milestones of the ongoing Cadence-Intel Foundry collaboration include: EMIB Reference Flow: The complete AI-driven Cadence® flow, with Integrity? 3D-IC Platform integrating Allegro® X Advanced Package Designer (APD), Sigrity? technologies, Clarity?

3D Solver, Pegasus? Verification System, and Virtuoso® Studio, constitutes Intel?s advanced packaging reference flow that leverages its EMIB technology and is optimized to work seamlessly with Intel 18A technology. The advanced EMIB 2.5D reference flow enables customers to successfully complete full-flow heterogeneous designs, seamlessly transitioning from system-level planning, physical optimization and analysis to DRC-aware implementation and physical signoff, with unmatched productivity and time to market.

Digital Full-Flow for Intel 18A: The complete AI-driven Cadence RTL-to-GDS flow has been certified and optimized for Intel 18A technology featuring RibbonFET gate-all-around transistors and PowerVia backside power delivery, enabling customers to meet their challenging PPA targets. The full flow includes the AI-driven Cadence Cerebrus? Intelligent Chip Explorer, Genus?

Synthesis Solution, Innovus? Implementation System, Quantus? Extraction Solution, Quantus Field Solver, Tempus?

Timing Solution, Pegasus Verification System, Liberate? Characterization, and Voltus? IC Power Integrity Solution.

Custom/Analog Flow for Intel 18A: Cadence?s AI-based Virtuoso Studio, Spectre® Simulation Platform, Voltus-XFi Custom Power Integrity Solution and EMX Planar 3D Solver have all been certified for Intel 18A. Virtuoso Studio is integrated with the Innovus Implementation System, enabling a complete implementation methodology for mixed-signal designs. Virtuoso Studio supports the features required to complete complex analog/mixed signal designs such as automatic device and standard cell place-and-route (P&R), assisted device editing capabilities, integrated EM-IR checks, integrated signoff-quality parasitic extraction and integrated signoff-quality physical verification, delivering efficient design and layout implementation on the Intel 18A process.

Design IP for Intel 18A: Cadence?s leading-edge implementations of trailblazing standards for advanced high-performance computing (HPC) and artificial intelligence and machine learning (AI/ML) applications enable joint customers to achieve scalable, high-performance designs that accelerate time to market in Intel Foundry?s most advanced silicon technologies and 3D-IC packaging capabilities. Cadence Design IP for Intel 18A technology includes the enterprise-class PCI Express® (PCIe®) 6.0 and Compute Express Link (CXL), multi-standard PHY for LPDDR5X/5 8533Mbps to enable a diverse set of memory applications, Universal Chiplet Interconnect Express? (UCIe?) to boost multi-die system in package integration and 112G extended long-reach SerDes for superior bit error rate (BER) performance.